- Expertini Resume Scoring: Our Semantic Matching Algorithm evaluates your CV/Résumé before you apply for this job role: Senior Analog Director PCIe Gen7, UCIe.
Urgent! Senior Analog Director- PCIe-Gen7, UCIe Job Opening In Hyderabad – Now Hiring Mulya Technologies
Technology Expert, PCIe 7.0 & UCIe ( Senior Director level / Director )
www.omnidesigntech.com
Location: Bengaluru / Hyderabad
www.omnidesigntech.com
Location- Bangalore
About Omni Design Technologies
Omni Design Technologies is a leading provider of high-performance, ultra-low power IP cores, from 28nm down through advanced FinFET nodes, which enable differentiated system-on-chip (SoC), in applications ranging from 5G, wireline and optical communications, LiDAR, radar, automotive networking, AI, image sensors, and the internet-of-things (IoT).
Our data converter (ADC and DAC) IP cores range from 6-bit to 14-bit resolution and from a few MSPS to more than 100 GSPS sampling rates.
Omni Design, founded in 2015 by semiconductor industry veterans, has an excellent track record of innovation and collaboration with customers to enable their success.
The company is headquartered in Milpitas, California with additional design centers in Fort Collins-Colorado, Bangalore-India, Hyderabad-India, Dublin-Ireland, Boston-Massachusetts.
Job Summary: Principal SerDes Technology Expert
We are seeking a highly motivated and experienced Principal SerDes Technology Expert to lead the development of next-generation connectivity solutions.
Your journey will begin by spearheading the design and optimization of high-performance Active Electrical Cables (AECs), enhancing electrical integrity and signal quality across demanding link budgets.
Building on this foundation, you will architect and implement SerDes technology tailored for PCIe 7.0, tackling challenges such as lane equalization, jitter tolerance, and power efficiency.
Finally, your work will expand into integrating cutting-edge optical interconnects and optocouplers, driving innovations in retimer technologies and hybrid signaling frameworks.
This role directly impacts the performance and reliability of AI and cloud infrastructure—empowering massive data throughput, energy-efficient links, and scalable system architectures.
Responsibilities:
Lead the architecture and design of high-speed SerDes for PCIe 7.0, targeting data rates of 128 GT/s and beyond.
Spearhead the development and integration of advanced optical interconnects and retimer solutions within our Smart Cable Modules™.
Define and specify the requirements for mixed-signal SerDes PHYs, including transmitter (TX), receiver (RX), and clock and data recovery (CDR) circuits.
Conduct in-depth analysis and simulation of high-speed channel performance, including signal integrity (SI) and power integrity (PI).
Collaborate with cross-functional teams, including hardware design, firmware, and system validation, to ensure successful product development and bring-up.
Stay at the forefront of industry standards and emerging technologies, particularly related to PCIe, CXL, and high-speed optical interconnects.
Mentor junior engineers and provide technical leadership across the organization.
Work closely with partners and vendors to evaluate and select key components.
Qualifications:
Required Qualifications:
Bachelor's degree in Electrical Engineering, Computer Engineering, or a related field.
15-25 years years of experience in high-speed SerDes design and development.
Proven expertise in PCIe protocols, with direct experience in PCIe 4.0/5.0/6.0 design and a strong understanding of the upcoming PCIe 7.0 specification.
In-depth knowledge of mixed-signal design, including experience with PAM4 signaling, equalization techniques (e.g., FFE, DFE), and clocking architectures.
Hands-on experience with high-speed test and measurement equipment (e.g., oscilloscopes, BERTs, VNAs).
Strong understanding of signal integrity principles and experience with simulation tools (e.g., HSPICE, ADS, Ansys).
Preferred Qualifications:
Master's or Ph.D. in a relevant technical field.
Experience with the design and integration of optical interconnects, silicon photonics, or high-speed optoelectronics.
Familiarity with the design of retimers and their application in Active Electrical Cables.
Experience with high-level modeling of SerDes links using tools like MATLAB or Python.
Knowledge of other high-speed protocols such as Ethernet, CXL, or NVLink.
A track record of leading complex projects from concept to production.
Excellent communication and interpersonal skills.
We are seeking a highly skilled and experienced IP Design Engineer to join our team,
focusing on the design, development, and validation of cutting-edge high-speed
interface Intellectual Property (IP).
The ideal candidate will have a strong background in
complex digital and mixed-signal design, with a particular emphasis on interfaces such
as UCIe, Die-to-Die (D2D), and various memory PHYs (DDR/LPDDR).
Expertise in
advanced clocking architectures including PLLs and DLLs is also essential.
This role involves contributing to the full IP development lifecycle, from architectural
definition and RTL design to silicon validation and post-silicon support, ensuring first-
pass silicon success for critical products that enable next-generation data center
interconnects.
Key Responsibilities:
• Design & Development: Architect, design, and implement high-speed interface
IPs, including UCIe, D2D, DDR, and LPDDR PHYs. Contribute to the development
of high-speed SerDes IP transceivers supporting rates like 100G PAM4 (106.25
Gbps), 50G PAM4 (53.125 Gbps), and 25G NRZ (26.5625 Gbps) for applications
such as PCIe, Ethernet, and data center interconnects.
• Clocking Design: Develop and optimize PLL (Phase-Locked Loop) and DLL (Delay-
Locked Loop) circuits for high-speed clock generation and synchronization,
ensuring low jitter and high accuracy.
This includes experience with
Fractional/Spread-spectrum/Integer Frequency synthesizers, LC VCOs, Multi-
Modulus Dividers, Charge Pumps, LPFs, LDO regulators, and BGRs.
• IP Development Lifecycle: Participate in the complete IP design flow, including
architectural definition, specification development, RTL coding, synthesis, static
timing analysis (STA), and collaborating on physical design activities (GDSII).
1
• Verification & Validation: Work closely with verification teams to define test plans,
debug complex design issues, and lead pre-silicon and post-silicon validation
efforts, including silicon bring-up and characterization
.2 Implement features for
deep in-cable diagnostics (e.g., eye metric readout, PRBS bit error rate, loopback
modes), fleet management, and security for robust interconnect solutions.
• Analog/Mixed-Signal Integration: Collaborate on the integration of analog and
mixed-signal blocks within the PHYs, addressing complex integration challenges
and optimizing for performance, power, and area (PPA).
• Documentation: Create comprehensive design specifications, integration
guidelines, and application notes for IP blocks.• Problem Solving: Debug and resolve complex design issues at various stages of
the development cycle, including silicon debugging and fault isolation.
• Standards Compliance: Ensure IP designs comply with industry standards (e.g.,
JEDEC for DDR/LPDDR, QSFP-DD/OSFP mechanical and common management
interface specifications) and customer requirements.
• Performance Optimization: Focus on achieving low-latency data paths (
and optimizing for lower power consumption in high-speed interconnect
solutions.
Required Qualifications:
• Bachelor's or Master's degree in Electrical Engineering, Electronics Engineering,
or a related field.3
• 15-25 years of experience in digital, mixed-signal, or analog IP design within the
semiconductor industry.
(Adjust X based on Senior/Principal level).
• Proven experience with high-speed interface designs such as UCIe, D2D, DDR
PHY, or LPDDR PHY.
• Demonstrated experience in the design and optimization of PLLs and/or DLLs,
including various types of frequency synthesizers and clock generation circuits.
• Familiarity with the entire IP development flow from architectural concept to
silicon validation.
• Strong understanding of signal integrity, power integrity, and layout considerations
for high-speed designs, especially for PAM4 and NRZ signaling over copper
cables.
• Proficiency with industry-standard EDA tools for design, simulation, and analysis.
• Experience with deep diagnostic features, security implementations (firmware
security, unauthorized access prevention), and non-disruptive firmware updates
for high-speed modules.
• Excellent problem-solving skills and attention to detail.
• Strong communication and collaboration skills to work effectively with cross-
functional teams.
Contact:
Uday
Mulya Technologies
muday_bhaskar@yahoo.com
Mining The Knowledge Community
✨ Smart • Intelligent • Private • Secure
Practice for Any Interview Q&A (AI Enabled)
Predict interview Q&A (AI Supported)
Mock interview trainer (AI Supported)
Ace behavioral interviews (AI Powered)
Record interview questions (Confidential)
Master your interviews
Track your answers (Confidential)
Schedule your applications (Confidential)
Create perfect cover letters (AI Supported)
Analyze your resume (NLP Supported)
ATS compatibility check (AI Supported)
Optimize your applications (AI Supported)
O*NET Supported
O*NET Supported
O*NET Supported
O*NET Supported
O*NET Supported
European Union Recommended
Institution Recommended
Institution Recommended
Researcher Recommended
IT Savvy Recommended
Trades Recommended
O*NET Supported
Artist Recommended
Researchers Recommended
Create your account
Access your account
Create your professional profile
Preview your profile
Your saved opportunities
Reviews you've given
Companies you follow
Discover employers
O*NET Supported
Common questions answered
Help for job seekers
How matching works
Customized job suggestions
Fast application process
Manage alert settings
Understanding alerts
How we match resumes
Professional branding guide
Increase your visibility
Get verified status
Learn about our AI
How ATS ranks you
AI-powered matching
Join thousands of professionals who've advanced their careers with our platform
Unlock Your Senior Analog Potential: Insight & Career Growth Guide
Real-time Senior Analog Jobs Trends in Hyderabad, India (Graphical Representation)
Explore profound insights with Expertini's real-time, in-depth analysis, showcased through the graph below. This graph displays the job market trends for Senior Analog in Hyderabad, India using a bar chart to represent the number of jobs available and a trend line to illustrate the trend over time. Specifically, the graph shows 394403 jobs in India and 14862 jobs in Hyderabad. This comprehensive analysis highlights market share and opportunities for professionals in Senior Analog roles. These dynamic trends provide a better understanding of the job market landscape in these regions.
Great news! Mulya Technologies is currently hiring and seeking a Senior Analog Director PCIe Gen7, UCIe to join their team. Feel free to download the job details.
Wait no longer! Are you also interested in exploring similar jobs? Search now: Senior Analog Director PCIe Gen7, UCIe Jobs Hyderabad.
An organization's rules and standards set how people should be treated in the office and how different situations should be handled. The work culture at Mulya Technologies adheres to the cultural norms as outlined by Expertini.
The fundamental ethical values are:The average salary range for a Senior Analog Director PCIe Gen7, UCIe Jobs India varies, but the pay scale is rated "Standard" in Hyderabad. Salary levels may vary depending on your industry, experience, and skills. It's essential to research and negotiate effectively. We advise reading the full job specification before proceeding with the application to understand the salary package.
Key qualifications for Senior Analog Director PCIe Gen7, UCIe typically include Operations Specialties Managers and a list of qualifications and expertise as mentioned in the job specification. Be sure to check the specific job listing for detailed requirements and qualifications.
To improve your chances of getting hired for Senior Analog Director PCIe Gen7, UCIe, consider enhancing your skills. Check your CV/Résumé Score with our free Resume Scoring Tool. We have an in-built Resume Scoring tool that gives you the matching score for each job based on your CV/Résumé once it is uploaded. This can help you align your CV/Résumé according to the job requirements and enhance your skills if needed.
Here are some tips to help you prepare for and ace your job interview:
Before the Interview:To prepare for your Senior Analog Director PCIe Gen7, UCIe interview at Mulya Technologies, research the company, understand the job requirements, and practice common interview questions.
Highlight your leadership skills, achievements, and strategic thinking abilities. Be prepared to discuss your experience with HR, including your approach to meeting targets as a team player. Additionally, review the Mulya Technologies's products or services and be prepared to discuss how you can contribute to their success.
By following these tips, you can increase your chances of making a positive impression and landing the job!
Setting up job alerts for Senior Analog Director PCIe Gen7, UCIe is easy with India Jobs Expertini. Simply visit our job alerts page here, enter your preferred job title and location, and choose how often you want to receive notifications. You'll get the latest job openings sent directly to your email for FREE!