Ready to Apply?
            
                Take the Next Step in Your Career
                Join Amazon and advance your career in Engineers
             
            Apply for This Position
            
                Click the button above to apply on our website
            
         
        
            Job Description
            
                DESCRIPTION The team that built the innovative Silicon IP AZ1 Neural Edge that is powering the latest generation of Echo devices is looking for a Sr. Physical Design Engineer to continue to innovate on behalf of our customers.
We are a part of Amazon Lab126 that revolutionized reading with our Kindle family of products and reimagined user experience through Echo and Alexa.
We want you to help us build on the success of our first generation of ML accelerator at edge.
Work hard.
Have fun.
Make history.
Roles & Responsibilities: Collaborate with architecture, timing, and logic design teams making a crucial impact on delivering cutting edge & Low power SOCs. Perform I/O, bump & RDL (redistribution layer) planning, hard IP integration, partitioning, pin and feedthrough planning, repeater insertion, power grid generation.
Perform special interface, and interconnect planning, bus routing, sequential pipeline planning and top-level design for testability (DFT).
Be responsible for driving efficiency and quality improvements to the overall FC methodology - including floorplan optimization for better utilization/QoR/runtime and timing and physical aware feedthrough/pin placement.
Be responsible for coordinating collateral handoffs between the FC Design team and other functions within back-end design such as Clocking, Power Delivery and Partition synthesis/APR.
Drive physical design and timing closure including FEV, LVS, DRC, and reliability verification (IR drop / EM analysis).
Supervise and mentor other engineers BASIC QUALIFICATIONS Bachelor's degree or higher in EE, CE, or CS 10+ years or more of practical semiconductor implementation experience Scripting experience with Perl, Python, tcl, shell and drive to automate flows Proficiency in chip front-end and back-end implementation tools such as Fusion compiler, Design Compiler, ICC2 or Innovus and Primetime, Tempus Must have good communication and analytical skills.
Should be able to work closely with IP Design teams and Backend Physical Design teams across multiple sites.
PREFERRED QUALIFICATIONS MS/PhD in Computer Science, Electrical Engineering, or related field Experience with memory compiler Experience with formal equivalence – Cadence Conformal/Synopsys Formality Have in depth knowledge of entire design process from Design specification, defining architecture, micro-architecture, RTL design and functional verification Experience with DFT and DFM flows Our inclusive culture empowers Amazonians to deliver the best results for our customers.
If you have a disability and need a workplace accommodation or adjustment during the application and hiring process, including support for the interview or onboarding process, please visit for more information.
If the country/region you're applying in isn't listed, please contact your Recruiting Partner.
            
         
  
  
  
        
        
        
        
        
            Don't Miss This Opportunity!
            
                Amazon is actively hiring for this Sr Soc Physical Design Engineer, Hardware Compute Group position
            
            Apply Now